# MODULE-II BASIC ELECTRONICS NOTE- FOR CSE BRANCH

## **Basic Electronics - JFET**

The JFET is abbreviated as **Junction Field Effect Transistor**. JFET is just like a normal FET. The types of JFET are n-channel FET and P-channel FET. A p-type material is added to the n-type substrate in n-channel FET, whereas an n-type material is added to the p-type substrate in p-channel FET. Hence it is enough to discuss one type of FET to understand both.

#### **N-Channel FET**

The N-channel FET is the mostly used Field Effect Transistor. For the fabrication of N-channel FET, a narrow bar of N-type semiconductor is taken on which P-type material is formed by diffusion on the opposite sides. These two sides are joined to draw a single connection for gate terminal. This can be understood from the following figure.



These two gate depositions p-type materials form two PN diodes. The area between gates is called as a **channel**. The majority carriers pass through this channel. Hence the cross sectional form of the FET is understood as the following figure.



Structure of N-channel FET

Ohmic contacts are made at the two ends of the n-type semiconductor bar, which form the source and the drain. The source and the drain terminals may be interchanged.

## **Operation of N-channel FET**

Before going into the operation of the FET one should understand how the depletion layers are formed. For this, let us suppose that the voltage at gate terminal say  $V_{GG}$  is reverse biased while the voltage at drain terminal say  $V_{DD}$  is not applied. Let this be the case 1.

- In case 1, when  $V_{GG}$  is reverse biased and  $V_{DD}$  is not applied, the depletion regions between P and N layers tend to expand. This happens as the negative voltage applied, attracts the holes from the p-type layer towards the gate terminal.
- In case2, When  $V_{DD}$  is applied positive terminal to drain and negative terminal to source positive terminal to drain and egative terminal to source and  $V_{GG}$  is not applied, the electrons flow from source to drain which constitute the drain current  $I_D$

Let us now consider the following figure, to understand what happens when both the supplies are given.



The supply at gate terminal makes the depletion layer grow and the voltage at drain terminal allows the drain current from source to drain terminal. Suppose the point at source terminal is B and the point at drain terminal is A, then the resistance of the channel will be such that the voltage drop at the terminal A is greater than the voltage drop at the terminal B. This means, Hence the voltage drop is being progressive through the length of the channel. So, the reverse biasing effect is stronger at drain terminal than at the source terminal. This is why the depletion

$$V_A > V_B$$

layer tends to penetrate more into the channel at point A than at point B, when both  $V_{GG}$  and  $V_{DD}$  are applied. The following figure explains this.



Now that we have understood the behavior of FET, let us go through the real operation of FET.

# **Depletion Mode of Operation**

As the width of depletion layer plays an important role in the operation of FET, the name depletion mode of operation implies. We have another mode called enhancement mode of operation, which will be discussed in the operation of MOSFETs. But **JFETs have only depletion mode** of operation.

Let us consider that there is no potential applied between gate and source terminals and a potential  $V_{DD}$  is applied between drain and source. Now, a current  $I_D$  flows from drain to source terminal, at its maximum as the channel width is more. Let the voltage applied between gate and source terminal  $V_{GG}$  is reverse biased. This increases the depletion width, as discussed above. As the layers grow, the cross-section of the channel decreases and hence the drain current  $I_D$  also decreases.

When this drain current is further increased, a stage occurs where both the depletion layers touch each other, and prevent the current  $I_D$  flow. This is clearly shown in the following figure.



The voltage at which both these depletion layers literally "touch" is called as "Pinch off voltage". It is indicated as VP. The drain current is literally nil at this point. Hence the drain current is a function of reverse bias voltage at gate.

Since gate voltage controls the drain current, FET is called as the **voltage controlled device**. This is more clearly understood from the drain characteristics curve.

## **Drain Characteristics of JFET**

Let us try to summarize the function of FET through which we can obtain the characteristic curve for drain of FET. The circuit of FET to obtain these characteristics is given below.



When the voltage between gate and source  $V_{GS}$  is zero, or they are shorted, the current  $I_D$  from source to drain is also nil as there is no  $V_{DS}$  applied. As the voltage between drain and

source  $V_{DS}$  is increased, the current flow  $I_D$  from source to drain increases. This increase in current is linear up to a certain point A, known as **Knee Voltage**.

The gate terminals will be under reverse biased condition and as  $I_D$  increases, the depletion regions tend to constrict. This constriction is unequal in length making these regions come closer at drain and farther at drain, which leads to **pinch off** voltage. The pinch off voltage is defined as the minimum drain to source voltage where the drain current approaches a constant value saturation value. The point at which this pinch off voltage occurs is called as **Pinch off point**, denoted as **B**.

As  $V_{DS}$  is further increased, the channel resistance also increases in such a way that  $I_D$  practically remains constant. The region BC is known as **saturation region** or amplifier region. All these along with the points A, B and C are plotted in the graph below.



The drain characteristics are plotted for drain current  $I_D$  against drain source voltage  $V_{DS}$  for different values of gate source voltage VGS. The overall drain characteristics for such various input voltages are as given under.

# **Drain Characteristics of FET**



As the negative gate voltage controls the drain current, FET is called as a Voltage controlled device. The drain characteristics indicate the performance of a FET. The drain characteristics plotted above are used to obtain the values of Drain resistance, Trans-conductance and Amplification Factor.

## **MOSFET**

MOSFET stands for Metal Oxide Silicon Field Effect Transistor or Metal Oxide Semiconductor Field Effect Transistor. This is also called as IGFET meaning Insulated Gate Field Effect Transistor. The FET is operated in both depletion and enhancement modes of operation. The following figure shows how a practical MOSFET looks like.



#### **Construction of a MOSFET**

The construction of a MOSFET is a bit similar to the FET. An oxide layer is deposited on the substrate to which the gate terminal is connected. This oxide layer acts as an insulator (sio<sub>2</sub> insulates from the substrate), and hence the MOSFET has another name as IGFET. In the construction of MOSFET, a lightly doped substrate is diffused with a heavily doped region. Depending upon the substrate used, they are called as **P-type** and **N-type** MOSFETs.

The following figure shows the construction of a MOSFET.



The voltage at gate controls the operation of the MOSFET. In this case, both positive and negative voltages can be applied on the gate as it is insulated from the channel. With negative

gate bias voltage, it acts as **depletion MOSFET** while with positive gate bias voltage it acts as an **Enhancement MOSFET**.

#### **Classification of MOSFETs**

Depending upon the type of materials used in the construction, and the type of operation, the MOSFETs are classified as in the following figure.



- P- ch = P- channel
- N- ch = N- channel

After the classification, let us go through the symbols of MOSFET.

The **N-channel MOSFETs** are simply called as **NMOS**. The symbols for N-channel MOSFET are as given below.

#### Symbols of N-Channel MOSFET



The **P-channel MOSFETs** are simply called as **PMOS**. The symbols for P-channel MOSFET are as given below.

#### Symbols of P-Channel MOSFET



Now, let us go through the constructional details of an N-channel MOSFET. Usually an N-Channel MOSFET is considered for explanation as this one is mostly used. Also, there is no need to mention that the study of one type explains the other too.

#### **Construction of N- Channel MOSFET**

Let us consider an N-channel MOSFET to understand its working. A lightly doped P-type substrate is taken into which two heavily doped N-type regions are diffused, which act as source and drain. Between these two N+ regions, there occurs diffusion to form an N-channel, connecting drain and source.



Structure of N-channel MOSFET

A thin layer of Silicon dioxide (SiO<sub>2</sub>) is grown over the entire surface and holes are made to draw ohmic contacts for drain and source terminals. A conducting layer of aluminum is laid over the entire channel, upon this SiO<sub>2</sub> layer from source to drain which constitutes the gate. The SiO<sub>2</sub> substrate is connected to the common or ground terminals.

Because of its construction, the MOSFET has a very less chip area than BJT, which is 5% of the occupancy when compared to bipolar junction transistor. This device can be operated in modes. They are depletion and enhancement modes. Let us try to get into the details.

# Working of N - Channel depletion mode MOSFET

If the NMOS has to be worked in depletion mode, the gate terminal should be at negative potential while drain is at positive potential, as shown in the following figure.



Working of MOSFET in depletion mode

When no voltage is applied between gate and source, some current flows due to the voltage between drain and source. Let some negative voltage is applied at  $V_{GG}$ . Then the minority carriers i.e. holes, get attracted and settle near  $SiO_2$  layer. But the majority carriers, i.e., electrons get repelled.

With some amount of negative potential at  $V_{GG}$  a certain amount of drain current  $I_D$  flows through source to drain. When this negative potential is further increased, the electrons get depleted and the current  $I_D$  decreases. Hence the more negative the applied  $V_{GG}$ , the lesser the value of drain current  $I_D$  will be.

The channel nearer to drain gets more depleted than at source like in FET and the current flow decreases due to this effect. Hence it is called as depletion mode MOSFET.

## **Working of N-Channel MOSFET Enhancement Mode**

The same MOSFET can be worked in enhancement mode, if we can change the polarities of the voltage  $V_{GG}$ . So, let us consider the MOSFET with gate source voltage  $V_{GG}$  being positive as shown in the following figure.



Working of MOSFET in Enhancement mode

When no voltage is applied between gate and source, some current flows due to the voltage between drain and source. Let some positive voltage is applied at  $V_{GG}$ . Then the minority carriers i.e. holes, get repelled and the majority carriers i.e. electrons gets attracted towards the  $SiO_2$  layer.

With some amount of positive potential at  $V_{GG}$  a certain amount of drain current  $I_D$  flows through source to drain. When this positive potential is further increased, the current  $I_D$  increases due to the flow of electrons from source and these are pushed further due to the voltage applied at  $V_{GG}$ . Hence the more positive the applied  $V_{GG}$ , the more the value of drain current  $I_D$  will be. The current flow gets enhanced due to the increase in electron flow better than in depletion mode. Hence this mode is termed as **Enhanced Mode MOSFET**.

#### P - Channel MOSFET

The construction and working of a PMOS is same as NMOS. A lightly doped **n-substrate** is taken into which two heavily doped **P+ regions** are diffused. These two **P+** regions act as source and drain. A thin layer of **SiO<sub>2</sub>** is grown over the surface. Holes are cut through this layer to make contacts with **P+** regions, as shown in the following figure.



Structure of P-channel MOSFET

# **Working of PMOS**

When the gate terminal is given a negative potential at  $V_{GG}$  than the drain source voltage  $V_{DD}$ , then due to the P+ regions present, the hole current is increased through the diffused P channel and the PMOS works in **Enhancement Mode**.

When the gate terminal is given a positive potential at  $V_{GG}$  than the drain source voltage  $V_{DD}$ , then due to the repulsion, the depletion occurs due to which the flow of current reduces. Thus PMOS works in **Depletion Mode**. Though the construction differs, the working is similar in both the type of MOSFETs. Hence with the change in voltage polarity both of the types can be used in both the modes.

This can be better understood by having an idea on the drain characteristics curve.

#### **Drain Characteristics**

The drain characteristics of a MOSFET are drawn between the drain current  $I_D$  and the drain source voltage  $V_{DS}$ . The characteristic curve is as shown below for different values of inputs.



Actually when  $V_{DS}$  is increased, the drain current  $I_D$  should increase, but due to the applied  $V_{GS}$ , the drain current is controlled at certain level. Hence the gate current controls the output drain current.

# **Transfer Characteristics**

Transfer characteristics define the change in the value of  $V_{DS}$  with the change in  $I_D$  and  $V_{GS}$  in both depletion and enhancement modes. The below transfer characteristic curve is drawn for drain current versus gate to source voltage.



Transfer Characteristics of a MOSFET

## Comparison between BJT, FET and MOSFET

Now that we have discussed all the above three, let us try to compare some of their properties.

| TERMS             | ВЈТ                    | FET                   | MOSFET                               |
|-------------------|------------------------|-----------------------|--------------------------------------|
| Device type       | Current controlled     | Voltage<br>controlled | Voltage Controlled                   |
| Current flow      | Bipolar                | Unipolar              | Unipolar                             |
| Terminals         | Not<br>interchangeable | Interchangeable       | Interchangeable                      |
| Operational modes | No modes               | Depletion mode only   | Both Enhancement and Depletion modes |
| Input impedance   | Low                    | High                  | Very high                            |

| Output resistance | Moderate | Moderate | Low  |
|-------------------|----------|----------|------|
| Operational speed | Low      | Moderate | High |
| Noise             | High     | Low      | Low  |
| Thermal stability | Low      | Better   | High |

#### **CMOS Inverter – Circuit**

The CMOS inverter circuit is shown in the figure. Here, n-MOS and p-MOS transistors work as driver transistors; when one transistor is ON, other is OFF.



This configuration is called **complementary MOS (CMOS)**. The input is connected to the gate terminal of both the transistors such that both can be driven directly with input voltages. Substrate of the n-MOS is connected to the ground and substrate of the p-MOS is connected to the power supply,  $V_{DD}$ .

## **CMOS** Applications

Complementary MOS processes were widely implemented and have fundamentally replaced NMOS and bipolar processes for nearly all digital logic applications. The CMOS technology has been used for the following digital IC designs.

- Computer memories, CPUs
- Microprocessor designs
- Flash memory chip designing
- Used to design application-specific integrated circuits (ASICs)